1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
|
`timescale 1ns / 1ps
module sdio_to_spi (
input wire sd_clk,
inout wire sd_cmd,
inout wire [3:0] sd_dat,
output reg sd_cmd_dir,
output reg [3:0] sd_dat_dir,
input wire clk_sys,
input wire rst_n,
output reg [7:0] cmd_opcode,
output reg [31:0] cmd_address,
output reg [15:0] cmd_length,
output reg cmd_valid,
input wire cmd_ready,
output reg [7:0] data_out,
output reg data_out_valid,
input wire data_out_ready,
input wire [7:0] data_in,
input wire data_in_valid,
output reg data_in_ready,
output reg [3:0] sdio_state,
output reg [3:0] status_reg
);
localparam CMD0_GO_IDLE_STATE = 6'h00;
localparam CMD2_ALL_SEND_CID = 6'h02;
localparam CMD3_SEND_RELATIVE_ADDR = 6'h03;
localparam CMD7_SELECT_CARD = 6'h07;
localparam CMD8_SEND_IF_COND = 6'h08;
localparam CMD9_SEND_CSD = 6'h09;
localparam CMD12_STOP_TRANSMISSION = 6'h0C;
localparam CMD16_SET_BLOCKLEN = 6'h10;
localparam CMD17_READ_SINGLE_BLOCK = 6'h11;
localparam CMD18_READ_MULTIPLE_BLOCK = 6'h12;
localparam CMD24_WRITE_BLOCK = 6'h18;
localparam CMD25_WRITE_MULTIPLE_BLOCK = 6'h19;
localparam CMD55_APP_CMD = 6'h37;
localparam ACMD41_SD_SEND_OP_COND = 6'h29;
localparam STATE_IDLE = 4'h0;
localparam STATE_CMD_RX = 4'h1;
localparam STATE_CMD_PROCESS = 4'h2;
localparam STATE_RESP_TX = 4'h3;
localparam STATE_DATA_RX = 4'h4;
localparam STATE_DATA_TX = 4'h5;
localparam STATE_WAIT_SPI = 4'h6;
localparam STATE_ERROR = 4'h7;
localparam SPI_READ = 8'h03;
localparam SPI_FAST_READ = 8'h0B;
localparam SPI_PP = 8'h02;
localparam SPI_SE = 8'h20;
localparam SPI_BE = 8'hD8;
localparam SPI_CE = 8'hC7;
localparam SPI_RDSR = 8'h05;
localparam SPI_WREN = 8'h06;
localparam SPI_RDID = 8'h9F;
reg [47:0] cmd_reg;
reg [5:0] cmd_index;
reg cmd_start;
reg cmd_done;
reg [135:0] resp_reg;
reg [6:0] resp_bit_count;
reg resp_start;
reg resp_done;
reg [31:0] block_size;
reg [31:0] rca;
reg card_selected;
reg [3:0] dat_bus_width;
reg [15:0] data_counter;
reg [7:0] crc7;
reg [15:0] crc16;
always @(posedge sd_clk or negedge rst_n) begin
if (!rst_n) begin
cmd_reg <= 48'h0;
cmd_index <= 6'd0;
cmd_start <= 1'b0;
cmd_done <= 1'b0;
sd_cmd_dir <= 1'b1;
sdio_state <= STATE_IDLE;
end else begin
case (sdio_state)
STATE_IDLE: begin
cmd_start <= 1'b0;
cmd_done <= 1'b0;
sd_cmd_dir <= 1'b1;
if (sd_cmd === 1'b0) begin
sdio_state <= STATE_CMD_RX;
cmd_index <= 6'd1;
cmd_reg <= 48'h0;
end
end
STATE_CMD_RX: begin
if (cmd_index < 6'd48) begin
cmd_reg[47] <= sd_cmd;
cmd_reg <= cmd_reg << 1;
cmd_index <= cmd_index + 1;
end else begin
sdio_state <= STATE_CMD_PROCESS;
cmd_start <= 1'b1;
cmd_done <= 1'b0;
end
end
STATE_CMD_PROCESS: begin
cmd_start <= 1'b0;
if (cmd_ready && cmd_valid) begin
sdio_state <= STATE_RESP_TX;
resp_start <= 1'b1;
end
end
STATE_RESP_TX: begin
resp_start <= 1'b0;
sd_cmd_dir <= 1'b0;
if (resp_done) begin
if (cmd_reg[45:40] == CMD17_READ_SINGLE_BLOCK ||
cmd_reg[45:40] == CMD18_READ_MULTIPLE_BLOCK) begin
sdio_state <= STATE_DATA_TX;
end else if (cmd_reg[45:40] == CMD24_WRITE_BLOCK ||
cmd_reg[45:40] == CMD25_WRITE_MULTIPLE_BLOCK) begin
sdio_state <= STATE_DATA_RX;
end else begin
sdio_state <= STATE_IDLE;
end
end
end
STATE_DATA_RX: begin
end
STATE_DATA_TX: begin
end
STATE_WAIT_SPI: begin
end
STATE_ERROR: begin
end
endcase
end
end
always @(*) begin
cmd_valid = 1'b0;
cmd_opcode = 8'h00;
cmd_address = 32'h0;
cmd_length = 16'h0;
if (cmd_start && !cmd_done) begin
case (cmd_reg[45:40])
CMD17_READ_SINGLE_BLOCK: begin
cmd_valid = 1'b1;
cmd_opcode = SPI_READ;
cmd_address = cmd_reg[39:8];
cmd_length = block_size;
end
CMD24_WRITE_BLOCK: begin
cmd_valid = 1'b1;
cmd_opcode = SPI_PP;
cmd_address = cmd_reg[39:8];
cmd_length = block_size;
end
CMD9_SEND_CSD: begin
cmd_valid = 1'b0;
end
CMD2_ALL_SEND_CID: begin
cmd_valid = 1'b0;
end
default: begin
cmd_valid = 1'b0;
end
endcase
end
end
always @(posedge sd_clk) begin
if (resp_start) begin
case (cmd_reg[45:40])
CMD0_GO_IDLE_STATE: begin
resp_reg <= {136{1'b1}};
end
CMD8_SEND_IF_COND: begin
resp_reg <= {8'hAA, 24'h0, 8'h01};
end
CMD17_READ_SINGLE_BLOCK,
CMD24_WRITE_BLOCK: begin
resp_reg <= {8'h00, 120'h0};
end
default: begin
resp_reg <= {136{1'b1}};
end
endcase
end
end
always @(posedge sd_clk) begin
if (!rst_n) begin
data_out_valid <= 1'b0;
data_in_ready <= 1'b0;
sd_dat_dir <= 4'b1111;
end else begin
end
end
initial begin
block_size = 32'd512;
rca = 32'h00010000;
card_selected = 1'b0;
dat_bus_width = 4'b0001;
status_reg = 4'b0000;
end
endmodule
|